Data Sheet, Rev. 2.0, Apr. 2005

# FlexiSLICTM Subscriber Line Interface Circuit PBL 38621/2, Version 2

Wireline Communications



Never stop thinking.

ABM®, ACE®, AOP®, ARCOFI®, ASM®, ASP®, DigiTape®, DuSLIC®, EPIC®, ELIC®, <code>FALC®, GEMINAX®, IDEC®, INCA®, IOM®, IPAT®-2, ISAC®, ITAC®, IWE®, IWORX®, </code>  $\mathsf{MUSAC}^\circ$ , MuSLIC $^\circ$ , OCTAT $^\circ$ , OptiPort $^\circ$ , POTSWIRE $^\circ$ , QUAT $^\circ$ , QuadFALC $^\circ$ , SCOUT®, SICAT®, SICOFI®, SIDEC®, SLICOFI®, SMINT®, SOCRATES®, VINETIC®, 10BaseV®, 10BaseVX® are registered trademarks of Infineon Technologies AG. 10BaseS™, EasyPort™, VDSLite™ are trademarks of Infineon Technologies AG. Microsoft<sup>®</sup> is a registered trademark of Microsoft Corporation, Linux<sup>®</sup> of Linus Torvalds, Visio® of Visio Corporation, and FrameMaker® of Adobe Systems Incorporated.

The information in this document is subject to change without notice.

**Edition 2005-04-14 Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2005. All Rights Reserved.**

#### **Attention please!**

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### **Information**

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (**[www.infineon.com](http://www.infineon.com)**).

#### **Warnings**

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

### **FlexiSLIC**





### **Table of Contents Page**





### **Table of Contents Contents According to the Contents of Contents According to the Page**





### **List of Figures Page**





### **List of Tables** Page





### **FlexiSLIC Subscriber Line Interface Circuit**

### **PBL 38621/2**

### **Version 2**

### <span id="page-7-0"></span>**1 Overview**

### <span id="page-7-1"></span>**1.1 Features**

- 24-pin SSOP package
- High and low battery with automatic switching
- 60 mW on-hook power dissipation in active state
- On-hook transmission
- Long loop battery feed tracks Vbat for maximum line voltage
- Selectable transmit gain (1x or 0.5x)
- No power-up sequence
- 44 V open loop voltage @ -48 V battery feed
- Close tolerance current feeding
- Full longit. current capability during on-hook state
- Analog overtemperature protection permits transmission while the protection circuits is active
- Polarity reversal
- Integrated Ring Relay driver
- Ground key detector
- Programmable signal headroom
- $\cdot$  -40 °C to +85 °C ambient temperature range

### <span id="page-7-2"></span>**1.2 Typical Applications**

- Basic functionality Central Office Line card
- Private branch exchange (PABX)
- Digital added mainline (DAML)
- Terminal adapters (CPE)
- ISDN terminal adapters











P/PG-LCC-28-3 **P-/PG-LCC-28-3**



### **Example 2018 Constitution 2019 Overview**

Other shortloop applications

### <span id="page-8-0"></span>**1.3 Description**

The PBL 38621/2 Subscriber Line Interface Circuit (SLIC) is a 90 V bipolar integrated circuit for use in PBX, Terminal adapters and other telecommunications equipment. The PBL 38621/2 SLIC has been optimized for low total line interface cost and for a high degree of flexibility in different applications.

The PBL 38621/2 SLIC has constant current feed, programmable to maximum 30 mA. A second lower battery voltage may be connected to the device to reduce short loop power dissipation. The SLIC automatically switches between the two battery supply voltages without need for external components or external control.

The SLIC incorporates loop current, ground key and ring-trip detection functions. The PBL 38621/2 is compatible with loop start signalling.

Two- to four-wire and four- to two-wire voice frequency (VF) signal conversion is accomplished by the SLIC in conjunction with either a conventional CODEC/filter or with a programmable CODEC/filter, for example SiCoFi PEB 2466. The programmable twowire impedance, complex or real, is set by a simple external network.

Longitudinal voltages are suppressed by a feedback loop in the SLIC and the longitudinal balance specifications meet Bellcore TR909 requirements.

The PBL 38621/2 SLIC package options are 24-pin SSOP, 24-pin PDSO or 28-pin PLCC.



**FlexiSLIC PBL 38621/2**

#### **Overview**

### <span id="page-9-0"></span>**1.4 Block Diagram**



<span id="page-9-1"></span>**Figure 1 Block Diagram**



## <span id="page-10-1"></span>**2 Pin Configuration**



<span id="page-10-2"></span>**Figure 2 Pin Configuration, 24L-PDSO, 24L-SSOP and 28L-PLCC** (top view).

### <span id="page-10-3"></span><span id="page-10-0"></span>**Table 1 Pin Definition and Functions**

















### **Table 1 Pin Definition and Functions** (cont'd)



### <span id="page-13-0"></span>**Table 2 SLIC Operating States**





## <span id="page-14-0"></span>**3 Electrical Characteristics**

### <span id="page-14-1"></span>**Table 3 Absolute Maximum Ratings**







### **Table 3 Absolute Maximum Ratings** (cont'd)

1) The circuit includes thermal protection. Operation above max. junction temperature may degrade device reliability.

<span id="page-15-1"></span>2) With the diodes  $D_{VB}$  and  $D_{VB2}$  included, see **[Figure](#page-26-2) 8**.

3)  $R_{F1}$  and  $R_{F2}$  > 20 Ω is also required. Pulse is supplied to RING and TIP outside  $R_{F1}$  and  $R_{F2}$ .

*Attention: Stresses above the max. values listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.*

#### <span id="page-15-0"></span>**Table 4 Operating Range**





### <span id="page-16-1"></span>**3.1 Characterictics**

The specification is made with following setup: -40 °C  $\leq T_{\text{Amb}} \leq +85$  °C, PTG = open (see pin description),  $V_{\text{CC}}$  = +5 V  $\pm$  5%,  $V_{\text{BAT}}$  = -58 V to -40 V,  $V_{\text{BAT2}}$  = -17 V,  $R_{\text{LC}}$  = 38.3 kΩ, *I*<sub>L</sub> = 22 mA, *R*<sub>L</sub> = 600 Ω, *R*<sub>F1</sub> = *R*<sub>F2</sub> = 0, *R*<sub>REF</sub> = 49.9 kΩ, *C*<sub>HP</sub> = 47 nF, *C*<sub>LP</sub> = 0.15 μF, *R*<sub>T</sub> = 120 kΩ,  $R_{SG}$  = 0 kΩ,  $R_{RX}$  = 60 kΩ,  $R_R$  = 52.3 kΩ,  $R_{OV}$  = infinite.

Current definition: current is positive if flowing into a pin unless stated otherwise.



### <span id="page-16-2"></span><span id="page-16-0"></span>**Table 5 Characteristics**

























### Table 5 **Characteristics** (cont'd)

1) The overhead level can be adjusted with the resistor  $R_{\rm{ov}}$  for higher levels, for example min 3.1  $V_{\rm{Peak}}$ , and is specified at the two-wire port with the signal source at the four-wire receive port.



2) The two-wire impedance is programmable by selection of external component values according to:  $Z_{\text{TRX}} = Z_{\text{T}} / (|\mathsf{G}_{2-4S} \times \alpha_{\text{RSN}}|)$  where:

 $Z_{\text{TRX}}$  = impedance between the TIPX and RINGX terminals

 $Z_T$  = programming network between the VTX and RSN terminals

 $G_{2-4S}$  = transmit gain, nominally = 1 (or 0.5, see pin PTG)

 $\alpha_{RSN}$  = receive current gain, nominally 200 (current defined as positive flowing into the receive summing node, RSN, and when flowing from ring to tip).

- 3) Higher return loss values can be achieved by adding a reactive component to  $R<sub>T</sub>$ , the two-wire terminating impedance programming resistance, for example by dividing  $R<sub>T</sub>$  into two equal halves and connecting a capacitor from the common point to ground.
- 4) The overhead level can be adjusted with the resistor  $R_{\text{OV}}$  for higher levels, for example min 3.1 V<sub>Peak</sub>, and is specified at the four-wire transmit port, (VTX) with the signal source at the two-wire port. Note that the gain from the two-wire port to the four-wire transmit port is  $G_{2-4S}$  = 1 (or 0.5, see pin PTG).
- 5) Pin PTG = Open sets transmit gain to nom. 0.0 dB. Pin PTG = AGND sets transmit gain to nom. -6.02 dB Secondary resistor R<sub>F</sub> (see **[Figure](#page-26-2) 8**) impacts the insertion loss as explained in **[Chapter](#page-29-0) 5**. The specified insertion loss is valid for  $R_F = 0$ .
- 6) The specified insertion loss tolerance does not include errors caused by external components.
- 7) The level is specified at the two-wire port.
- 8) The two-wire idle noise is specified with the port terminated in 600 Ω ( $R_1$ ), and with the four-wire receive port grounded ( $E_{RX}$  = 0; see **[Figure](#page-25-0) 7**). The four-wire idle noise at  $V_{TX}$  is specified with the two-wire port terminated in 600 Ω ( $R_L$ ). The noise specification is referenced to a 600 Ω programmed two-wire impedance level at  $V_{T_X}$ . The four-wire receive port is grounded  $(E_{\text{RX}} = 0)$ .



<span id="page-23-0"></span>**Figure 3** Overhead Level,  $V_{TRO}$ , Two-Wire Port

 $1/\omega C$  <<  $R_1$ ,  $R_1$  = 600 Ω,  $R_T$  = 120 kΩ,  $R_{RX}$  = 60 kΩ





<span id="page-24-0"></span>**Figure 4 Longit. to Metallic,** *B***LME and Longit. to Four-Wire,** *B***LFE Balance**

1/ω $C$  << 150  $\Omega$ ,  $R_{LT}$  =  $R_{LR}$  =  $R_L$  /2 = 300  $\Omega$ ,  $R_T$  = 120 k $\Omega$ ,  $R_{RX}$  = 60 k $\Omega$ 



<span id="page-24-1"></span>**Figure 5** Metallic to Longit.,  $B_{MLE}$  and Four-Wire to Longit. Balance,  $B_{FLE}$ 

1/ω*C* << 150 Ω,  $R_{LT} = R_{LR} = R_L / 2 = 300$  Ω,  $R_T = 120$  kΩ,  $R_{RX} = 60$  kΩ



<span id="page-24-2"></span>**Figure 6** Overhead Level,  $V_{\text{TXO}}$ , Four-Wire Transmit Port 1/ω $C \ll R$ <sub>L</sub>,  $R$ <sub>L</sub> = 600 Ω,  $R$ <sub>T</sub> = 120 kΩ,  $R$ <sub>RX</sub> = 60 kΩ





<span id="page-25-0"></span>

1/ω $C \ll R_{\rm L}$ ,  $R_{\rm L}$  = 600 Ω,  $R_{\rm T}$  = 120 kΩ,  $R_{\rm RX}$  = 60 kΩ



### **Application Schematic**

<span id="page-26-1"></span>

<span id="page-26-2"></span><span id="page-26-0"></span>



### **Application Schematic**

### <span id="page-27-1"></span>**4.1 Recommended Components**

<span id="page-27-2"></span><span id="page-27-0"></span>

### <span id="page-27-3"></span>**Table 7 Capacitors**





### **Application Schematic**

### Table 7 Capacitors (cont'd)



### <span id="page-28-1"></span>**Table 8 Diodes**



1) It is required to connect  $D_{HP}$  between terminals HP and ground if  $C_{HP}$  > 47 nF

### **OVP**

Secondary protection (Bournes TISP PBL2). The ground terminals of the secondary protection should be connected to the common ground on the Printed Board Assembly with a track as short and wide as possible, preferably to a ground plane.

### <span id="page-28-0"></span>**4.2 Design Supporting Tools**

The following supporting tools are available for the PBL 38621/2:

- Test board TB 208 for PLCC package
- Test board TB 208SSOP for SSOP package
- Pspice model for PBL 38621/2



## <span id="page-29-0"></span>**5 Transmission**

### <span id="page-29-1"></span>**5.1 General**

A simplified AC model of the transmission circuit is shown in **[Figure](#page-29-2) 9**.



### <span id="page-29-2"></span>**Figure 9 Simplified AC Model of PBL 38621/2**

<span id="page-29-3"></span>Circuit analysis from the AC model in **[Figure](#page-29-2) 9** yields following equations:

<span id="page-29-4"></span>
$$
V_{TR} = \frac{V_{TX}}{G_{2-4S}} + I_L \times 2R_F
$$
\n
$$
\frac{I_L}{\alpha_{RSN}} = \frac{V_{TX}}{Z_T} + \frac{V_{RX}}{Z_{RX}}
$$
\n
$$
\tag{2}
$$

<span id="page-29-5"></span>
$$
V_{\text{TR}} = E_{\text{L}} - I_{\text{L}} \times Z_{\text{L}} \tag{3}
$$



#### where:



1) The SLIC two-wire to four-wire gain, G2-4S, is user programmable between two fixed values. See **[Table](#page-16-2) 5**.

### <span id="page-30-0"></span>**5.2 Two-Wire Impedance**

To calculate  $Z_{TR}$ , the impedance presented to the two-wire line by the SLIC including the fuse resistor  $R_F$ , let  $V_{RX}$  = 0.

From **[Equation](#page-29-3) [1]** and **[Equation](#page-29-4) [2]**:

$$
Z_{\text{TR}} = \frac{Z_{\text{T}}}{\alpha_{\text{RSN}} \times \text{G}_{2-4S}} + 2R_{\text{F}}
$$
 [4]

Thus with  $Z_{TR}$ ,  $G_{2-4S}$ ,  $\alpha_{RSN}$  and  $R_F$  known:

$$
Z_{\rm T} = \alpha_{\rm RSN} \times G_{2-4S} \times (Z_{\rm TR} - 2R_{\rm F})
$$
 [5]

### <span id="page-30-1"></span>**5.3 Two-Wire to Four-Wire Gain**

From **[Equation](#page-29-4) [1]** and **Equation [2]** with  $V_{RX} = 0$ :

$$
G_{2-4} = \frac{V_{TX}}{V_{TR}} = \frac{Z_{T}/\alpha_{RSN}}{Z_{T}} + 2R_{F}
$$
 [6]



### <span id="page-31-0"></span>**5.4 Four-Wire to Two-Wire Gain**

From **[Equation](#page-29-5) [1]** to **Equation [3]** with  $E_L = 0$ :

$$
G_{4-2} = \frac{V_{TR}}{V_{RX}} = -\frac{Z_{T}}{Z_{RX}} \times \frac{1}{G_{2-4S}} \times \frac{Z_{L}}{\frac{Z_{T}}{\alpha_{RSN} \times G_{2-4S}} + Z_{L} + 2R_{F}}
$$
 [7]

For applications where

$$
\frac{Z_{\text{T}}}{\alpha_{\text{RSN}} \times \text{G}_{2-4S}} + 2R_{\text{F}} = Z_{\text{L}}
$$
 [8]

the expression for  $G_{4-2}$  simplifies to:

$$
G_{4-2} = -\frac{Z_{T}}{Z_{RX}} \times \frac{1}{2 \times G_{2-4S}}
$$
 [9]

### <span id="page-31-1"></span>**5.5 Four-Wire to Four-Wire Gain**

From **[Equation](#page-29-5) [1]** to **Equation [3]** with  $E_L = 0$ :

$$
G_{4-4} = \frac{V_{TX}}{V_{RX}} = -\frac{Z_{T}}{Z_{RX}} \times \frac{Z_{L} + 2R_{F}}{Z_{T}} + Z_{L} + 2R_{F}
$$
\n[10]

### <span id="page-31-2"></span>**5.6 Hybrid Function**

The hybrid function can easily be implemented utilizing the uncommitted amplifier in conventional non software programmable codec/filters. Please, refer to **[Figure](#page-32-1) 10**. Via impedance  $Z_B$  a current proportional to  $V_{RX}$  is injected into the summing node of the combination codec/filter amplifier. As can be seen from the expression for the four-wire to four-wire gain,  $G_{4-4}$ , a voltage proportional to  $V_{RX}$  is returned to  $V_{TX}$ . This voltage is converted by  $R_{TX}$  to a current flowing into the same summing node. These currents can be made to cancel by letting:

$$
\frac{V_{\text{TX}}}{R_{\text{TX}}} + \frac{V_{\text{RX}}}{Z_{\text{B}}} = 0 \qquad (E_{\text{L}} = 0)
$$



The four-wire to four-wire gain,  $G_{4-4}$ , includes the required phase shift and thus the balance network  $Z_B$  can be calculated from:

$$
Z_{\rm B} = -R_{\rm TX} \times \frac{V_{\rm RX}}{V_{\rm TX}} = R_{\rm TX} \times \frac{Z_{\rm RX}}{Z_{\rm T}} \times \frac{\frac{Z_{\rm T}}{\alpha_{\rm RSN} \times G_{2-4S}} + Z_{\rm L} + 2R_{\rm F}}{Z_{\rm L} + 2R_{\rm F}}
$$
\n[12]

When selecting the  $R_{TX}$  resistance value, make sure the load resistance on the  $V_{TX}$ terminal is at least 20 kΩ.

If calculation of the  $Z_B$  formula above yields a balance network containing an inductor, please contact Infineon's support group for assistance.

The PBL 38621/2 SLIC may also be used together with programmable CODEC/filters. The programmable CODEC/filter allows for system controller adjustment of hybrid balance to accomodate different line impedances without change of hardware. In addition, the transmit and receive gain may be adjusted. Please, refer to the programmable CODEC/filter data sheets for design information.



<span id="page-32-1"></span><span id="page-32-0"></span>



### <span id="page-33-0"></span>**5.7 Longitudinal Impedance**

A feedback loop within the SLIC counteracts longitudinal voltages at the two-wire port by injecting longitudinal currents in opposing phase. Thus longitudinal disturbances will appear as longitudinal currents and the TIPX and RINGX terminals will experience very small longitudinal voltage excursions, leaving metallic voltages well within the SLIC common mode range.

The SLIC longitudinal impedance per wire,  $Z_{\text{LOT}}$  and  $Z_{\text{OR}}$ , appears as typically 20  $\Omega$  to longitudinal disturbances. It should be noted that longitudinal currents may exceed the DC loop current without disturbing the VF transmission.

### <span id="page-33-1"></span>**5.8 Capacitors**  $C_{\text{TC}}$  and  $C_{\text{RC}}$

The capacitors designated  $C_{TC}$  and  $C_{RC}$  in [Figure](#page-26-2) 8, connected between TIPX and ground as well as between RINGX and ground, can be used for RFI filtering. The recommended value for  $C_{TC}$  and  $C_{RC}$  is 2200 pF. Higher capacitance values may be used, but care must be taken to prevent degradation of either longitudinal balance or return loss.  $C_{TC}$  and  $C_{RC}$  contribute to a metallic impedance of  $1/(\pi \times f \times C_{TC})$  =  $1/(\pi \times f \times C_{\text{RC}})$ , a TIPX to ground impedance of  $1/(2\pi \times f \times C_{\text{TC}})$  and a RINGX to ground impedance of  $1/(2\pi \times f \times C_{\text{RC}})$ .

### <span id="page-33-2"></span>5.9 AC - DC Separation Capacitor,  $C_{HP}$

The high pass filter capacitor connected between terminals HP and TIPX provides the separation of the AC and DC signals, such that only AC signals are forwarded to the VTX terminal.  $C_{HP}$  positions the low end frequency response break point of the AC feedback loop in the SLIC. The C<sub>HP</sub> value of 47 nF will position the low end frequency response 3 dB break point of the AC loop at 5.6 Hz ( $f_{3dB}$ ) according to  $f_{3dB} = 1/(2\pi \times R_{HP} \times C_{HP})$ where  $R_{HP}$  = 600 kΩ (see **[Table](#page-34-0) 9**).

### <span id="page-33-3"></span>**5.10 High-pass Transmit Filter**

The capacitor  $C_{TX}$  in **[Figure](#page-26-2) 8** connected between the VTX output and the CODEC/filter forms, together with  $R_{TX}$  and/or the input impedance of a programmable CODEC/filter, a high-pass RC filter. It is recommended to position the 3 dB break point of this filter between 30 and 80 Hz to get a faster response for the DC steps that may occur at DTMF signalling.

### <span id="page-33-4"></span>5.11 Capacitor  $C_{LP}$

The capacitor  $C_{LP}$ , which connects between the terminals LP and VBAT, positions the high end frequency break point of the low pass filter in the DC feedback loop (battery feed controlling loop) of the SLIC.  $C_{LP}$  together with  $C_{HP}$  and  $Z_T$ (see **[Chapter](#page-30-0) 5.2**) forms the total two-wire output impedance of the SLIC. The choice of these programmable



components have an influence on the power supply rejection ratio (PSRR) from VBAT to the two-wire side at sub audio frequencies. At these frequencies  $C_{LP}$  also influences the transversal to longitudinal balance in the SLIC. **[Table](#page-34-0) 9** suggests a suitable value for  $C_{LP}$ . The typical value of the transversal to longitudinal balance at 200 Hz is given in the table below, for the chosen value of  $C_{LP}$ .

<span id="page-34-0"></span>



## <span id="page-35-0"></span>**6 Battery Feed**

The PBL 38621/2 SLIC emulates a battery characteristic with adjustable current limitation. The open loop voltage measured between the TIPX and RINGX terminals tracks the battery voltage  $V_{\text{BAT}}$ . The signalling headroom, or overhead voltage  $V_{\text{TRO}}$ , is programmable with a resistor  $R_{\text{OV}}$  connected between terminal POV on the SLIC and ground. Please refer to **[Chapter](#page-38-0) 6.2**. The battery voltage overhead,  $V_{\text{OH}}$ , depends on the programmed signal overhead voltage  $V_{\text{TRO}}$ .  $V_{\text{OH}}$  defines the TIP and RING voltage at open loop conditions according to  $V_{TR}$ (at  $I_L$  = 0 mA) =  $|V_{BAT}|$  -  $V_{OH}$ Refer to the table below for the typical value of  $V_{\text{OH}}$ .

### <span id="page-35-2"></span>**Table 10 Battery Overhead**



The current limit (reference A - C in **[Figure](#page-37-0) 12**) is adjusted by connecting a resistor,  $R_{\text{LC}}$ between terminal PLC and ground according to the equation:

$$
I_{\text{LProg}} = \frac{1000}{R_{\text{LC}}} - 4.0 \tag{13}
$$

where  $R_{\text{LC}}$  is in kΩ for  $I_{\text{LProg}}$  in mA.

A second lower battery voltage may be connected to the device at terminal VBAT2 to reduce short loop power dissipation.

The SLIC automatically switches between the two battery supply voltages without need for external control. The silent battery switching occurs when the line voltage passes the value

 $|VB2| - 40 \times I_L - V_{TRO} = 3.6 V$ 

For correct functionality it is important to connect the terminal VBAT2 to the second power supply via the diode  $D_{VBB}$ , see **[Figure](#page-26-2) 8**. An optional diode  $D_{BR}$  connected between terminal VBAT and the VB2 power supply, see **[Figure](#page-26-2) 8**, will make sure that the SLIC continues to work on the second battery even if the first battery voltage disappears. If a second battery voltage is not used, VBAT2 is connected to VBAT on the SLIC and  $C_{VB2}$ ,  $D_{BB}$  and  $D_{VB2}$  are removed.

### <span id="page-35-1"></span>**6.1 CODEC Receive Interface**

The PBL 38621/2 SLIC has got a receive interface at the four- wire side which makes it possible to reduce the number of capacitors in the applications and to fit both single and dual battery feed CODECs. The RSN terminal, connecting to the CODEC receive output via the resistor  $R_{RX}$ , is DC biased with +1.25 V. This makes it possible to compensate for currents floating due to DC voltage differences between RSN and the CODEC output



without using any capacitors. This is done by connecting a resistor  $R_R$  between the RSN terminal and ground. With current directions defined as in **[Figure](#page-36-0) 11**, current summation gives:

$$
-I_{\text{RSN}} = I_{\text{RT}} + I_{\text{RRX}} + I_{\text{RR}} = \frac{1.25}{R_{\text{T}}} + \frac{1.25 - V_{\text{CODEC}}}{R_{\text{RX}}} + \frac{1.25}{R_{\text{R}}}
$$
 [14]

where  $V_{\text{CODEC}}$  is the reference voltage of the CODEC at the receive output. From this equation the resistor  $R<sub>R</sub>$  can be calculated as

$$
R_{\rm R} = \frac{1.25}{-I_{\rm RSN} - \frac{1.25}{R_{\rm T}} - \frac{1.25 - V_{\rm CODEC}}{R_{\rm RX}}}
$$
 [15]

For the value on  $I_{RSN}$ , see **[Table](#page-36-1) 11**.

If RSN is DC decoupled from the CODEC output, then  $R_{\text{RX}}$  can be considered to be infinite.

The resistor  $R_R$  has no influence in the AC transmission.

<span id="page-36-1"></span>**Table 11 Internal Bias Current of RSN**





<span id="page-36-0"></span>





### <span id="page-37-0"></span>**Figure 12 Battery Feed Characteristics**





### <span id="page-38-0"></span>**6.2 Programmable Overhead Voltage (POV)**

With the POV function the overhead voltage can be increased. If the POV pin is left open the overhead voltage is internally set to 1.1  $V_{\text{Peak}}$ . The overhead voltage is equal in onhook and off-hook. If a resistor  $R_{\text{OV}}$  is connected between the POV pin and AGND, the overhead voltage can be set to higher values, typical values can be seen in **[Figure](#page-38-1) 13**. The  $R_{\rm OV}$  and corresponding  $V_{\rm TRO}$  (signal headroom) are typical values for THD < 1% and the signal frequency 1000 Hz.

Observe that the four-wire output terminal  $V_{TX}$  cannot handle more than 3.2  $V_{Peak}$ . So if the two- to four-wire gain is 0 dB, 3.2  $V_{\text{Peak}}$  is maximum also for the two-wire side. Signal levels between 3.2 and 6.4  $V_{\text{Peak}}$  on the two-wire side can be handled with the PTG shorted so that the gain  $G_{2-4S}$  becomes -6.02 dB. Please note that:

- $Z_{\tau}$
- $R_{\rm R}$
- $G_{4-4}$

has to be recalculated if the PTG is shorted.

Please note that the maximum signal current at the two-wire side can not be higher than 9 mA.

How to use POV:

- 1. Decide what overhead voltage  $(V_{TRO})$  is needed. The POV function is only needed if the overhead voltage exceeds 1.1  $V_{\text{peak}}$ .
- 2. In [Figure](#page-38-1) 13 the corresponding  $R_{\text{OV}}$  for the decided  $V_{\text{TRO}}$  can be found.
- 3. If the overhead voltage exceeds 3.2  $V_{\text{Peak}}$ , the  $G_{2-4S}$  gain has to be changed to -6.02 dB by connecting pin PTG to AGND. Please note, that the 2-wire impedance,  $R_{\rm R}$  and the 4-wire to 4-wire gain has to be recalculated.



<span id="page-38-1"></span>



#### **Loop Monitoring Functions**

### <span id="page-39-0"></span>**6.3 Analog Temperature Guard**

The widely varying environmental conditions in which SLICs operate may lead to the chip temperature limitations being exceeded. The PBL 38621/2 SLIC reduces the DC line current when the chip temperature reaches approximately 145  $\mathrm{^{\circ}C}$  and increases line current again automatically when the temperature drops. Accordingly transmission is not lost under high ambient temperature conditions.

The detector output, DET, is forced to a logic low level when the temperature guard is active.

## <span id="page-39-1"></span>**7 Loop Monitoring Functions**

The loop current, ground key and ring-trip detectors report their status through a common output, DET. The particular detector to be connected to the detector pin, DET, is selected via the three bit control interface C1, C2 and C3. Please refer to Chapter 9 for a description of the control interface.

### <span id="page-39-2"></span>**7.1 Loop Current Detector**

The loop current detector indicates that the telephone is off-hook and that DC current is flowing in the loop by setting the output pin DET to a logic low level when selected. The loop current detector threshold value,  $I_{LTh}$ , where the loop current detector changes state, is programmable with the  $R_{\text{LD}}$  resistor.  $R_{\text{LD}}$  connects between pin PLD and ground and is calculated according to:

$$
R_{LD} = \frac{500}{I_{Lth}} \tag{16}
$$

The loop current detector is internally filtered and is not influenced by the AC signal at the two-wire side.

### <span id="page-39-3"></span>**7.2 Ground Key Detector**

The ground key detector indicates when the ground key is pressed (active) by setting the output pin DET to a logical high level, when selected. The ground key detector circuit senses the difference between TIPX and RINGX currents. When the current at the RINGX side exceeds the current at the TIPX side with the threshold value, the detector is triggered. For threshold current values, please refer to the datasheet.



### **Relay Driver**

### <span id="page-40-0"></span>**7.3 Ring Trip Detector**

Ring trip detection is accomplished by connecting an external network to a comparator in the SLIC with inputs DT and DR. The ringing source can be balanced or unbalanced superimposed on  $V<sub>B</sub>$  or GND. The unbalanced ringing source may be applied to either the ring lead or the tip lead with return via the other wire. A ring relay driven by the SLIC ring relay driver connects the ringing source to tip and ring.

The ring trip function is based on a polarity change at the comparator input when the line goes off-hook. In the on-hook state no DC current flows through the loop and the voltage at comparator input DT is more positive than the voltage at input DR. When the line goes off-hook, while the ring relay is energized, DC current flows and the comparator input voltage reverses polarity.

**[Figure](#page-26-2) 8** gives an example of a ring trip detector network. This network is applicable when the ring voltage is superimposed on  $V_{\rm B}$  and is injected on the ring lead of the twowire port. The DC voltage across sense resistor  $R_{RT}$  is monitored by the ring trip comparator input DT and DR via the network  $R_1, R_2, R_3, R_4, C_1$  and  $C_2$ .

When the line is on-hook (no DC current), DT is more positive than DR and the DET output will report logic level high, that is the detector is not tripped. When the line goes off-hook, while ringing, a DC current will flow through the loop including sense resistor  $R_{RT}$  and will cause input DT to become more negative than input DR. This changes output DET to logic level low, that is tripped detector conditions. The system controller (or line card processor) responds by de-energizing the ring relay, that is ring trip.

Complete filtering of the 20 Hz AC component at terminal DT and DR is not necessary. A toggling DET output can be examined by a software routine to determine the duty cycle. When the DET output is at logic level low for more than half the time, off-hook conditions is indicated.

### <span id="page-40-1"></span>**8 Relay Driver**

The PBL 38621/2 SLIC incorporates a ring relay driver designed as open collector (npn), with a current sinking capability of 50 mA. The drive transistor emitter is connected to BGND. The relay driver has an internal zener diode clamp for inductive kick back voltages.



### **Control Inputs**

## <span id="page-41-0"></span>**9 Control Inputs**

The SLIC has three digital control inputs, C1, C2 and C3 (see **[Table](#page-13-0) 2**). A decoder in the SLIC interprets the control input condition and sets up the commanded operating state. C1, C2 and C3 are internally pulled up.

### <span id="page-41-1"></span>**9.1 Open Circuit (C3, C2, C1 = 0, 0, 0)**

In the Open Circuit state, the TIPX and RINGX line drive amplifiers as well as other circuit blocks are powered down. This causes the SLIC to present a high impedance to the line. Power dissipation is at a minimum and no detectors are active. DET output is set high.

### <span id="page-41-2"></span>**9.2 Ringing (C3, C2, C1 = 0, 0, 1)**

The ring relay driver and the ring trip detector are activated and the ring trip detector is indicating off-hook with a logic low level at the detector output.

As the SLIC does not have any stand by state the SLIC will remain in the active normal state.

### <span id="page-41-3"></span>**9.3 Active States**

TIPX is the terminal closest to ground and sources loop current while RINGX is the more negative terminal and sinks loop current. VF signal transmission is normal. The loop current detector or ground key detector is activated. The loop current detector indicates off-hook with a logic low level and the ground key detector is indicating active ground key with a logic high level present at the detector output.

### <span id="page-41-4"></span>**10 Overvoltage Protection**

### <span id="page-41-5"></span>**10.1 Overvoltage Protection - General**

The SLIC must be protected against foreign voltages on the telephone line. Overvoltages can result from lightning, AC power contact, induction and other causes. Refer to **[Table](#page-14-1) 3**, TIPX and RINGX terminals, for maximum continuous and transient voltages that may be applied to the SLIC.

### <span id="page-41-6"></span>**10.2 Secondary Protection**

The circuit shown in **[Figure](#page-26-2) 8** utilizes series resistors  $(R_{F1}, R_{F2})$  together with a programmable overvoltage protector (OVP, for example Bournes TISP PBL2) as secondary protection.

The TISP PBL2 is a dual forward-conducting buffered p-gate overvoltage protector. The protector gate references the protection (clamping) voltage to the negative supply



#### **Power-Up Sequence**

voltage (that is the battery voltage,  $V_{\rm B}$ ). As the protection voltage will track the negative supply voltage the overvoltage stress on the SLIC is minimized.

Positive overvoltages are clamped to ground by a diode. Negative overvoltages are initially clamped close to the SLIC negative supply rail voltage and the protector will crowbar into a low voltage on-state condition, by firing an internal thyristor.

A gate decoupling capacitor,  $C_{GG}$ , is needed to carry enough charge to supply a high enough current to quickly turn on the thyristor in the protector.  $C_{GG}$  should be placed close to the overvoltage protection device. Without the capacitor even the low inductance in the track to the  $V_{\text{B}}$  supply will limit the current and delay the activation of the thyristor clamp.

The fuse resistors  $R_F$  serve the dual purposes of being non-destructive energy dissipators when transients are clamped, and of being fuses when the line is exposed to a power cross. If a PTC is choosen for  $R<sub>F</sub>$ , note that it is important to always use PTC's in series with resistors not sensitive to temperature, as the PTC will act as a capacitance for fast transients and therefore will not protect the SLIC.

### <span id="page-42-0"></span>**11 Power-Up Sequence**

No special power-up sequence is necessary, except that ground has to be present before all other power supply voltages.

### <span id="page-42-1"></span>**12 Printed Circuit Board Layout**

Care in Printed Circuit Board (PCB) layout is essential for proper function. The components connected to the RSN input should be placed in close proximity to that pin, such that no interference is injected into the receive summing node (RSN). Ground plane surrounding the RSN pin is advisable.

Analog Ground (AGND) should be connected to Battery Ground (BGND) on the PCB, in one point. The capacitors for the battery should be connected with short wide leads of the same length.



#### **Package Outlines**

### <span id="page-43-0"></span>**13 Package Outlines**

The SLIC is provided in three different packages: 24-pin SSOP, 24-pin PDSO and 28-pin PLCC.

### <span id="page-43-1"></span>**13.1 24-pin SSOP Package**



<span id="page-43-2"></span>You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device Dimensions in mm



### **Package Outlines**

### <span id="page-44-0"></span>**13.2 24-pin PDSO Package**



<span id="page-44-1"></span>**Figure 15 P-/PG-DSO-24-8** (Plastic Dual Small Outline Package)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device Dimensions in mm

![](_page_45_Picture_0.jpeg)

#### **Package Outlines**

### <span id="page-45-0"></span>**13.3 28-pin PLCC Package**

![](_page_45_Figure_4.jpeg)

<span id="page-45-1"></span>**Figure 16 P-/PG-LCC-28-3** (Plastic Leaded Chip Carrier Package)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device Dimensions in mm

http://www.infineon.com